Performance modelling and analysis of pipelined circuit switching in hypercubes with faults

F. Safaei*, A. Khonsari, M. Fathy, M. Ould-Khaoua

*Corresponding author for this work

Research output: Chapter in Book/Report/Conference proceedingConference contribution

Abstract

Multicomputer systems are more susceptible to failure than conventional uniprocessor machines. This is because as the system size scales up, the probability of a component failure also increases. It is therefore essential to use fault-tolerant routing that allows messages to reach their destinations even in the presence of faults. Pipelined Circuit Switching (PCS) that has been employed as an efficient switching method in the design of fault-tolerant routing algorithm for reliable interprocessor networks can route a message from source to destination, even in the presence of faulty components. The analytical model of PCS for common networks (e.g., hypercube) in the absence of faulty components has recently been reported in the literature. However, none of these analytical models attempt to capture the effects of faulty nodes or links in the performance of the networks. This paper proposes a new analytical model of PCS, in the presence of faulty nodes, in the hypercube networks augmented with virtual channels. The model makes latency predictions that are in good agreement with those obtained from simulation experiments.

Original languageEnglish
Title of host publicationProceedings - Eighth International Conference on High-Performance Computing in Asia-Pacific Region, HPC Asia 2005
PublisherIEEE Computer Society
Pages8-15
Number of pages8
ISBN (Print)0769524869, 9780769524863
DOIs
Publication statusPublished - 2005
Externally publishedYes
Event8th International Conference on High-Performance Computing in Asia-Pacific Region, HPC Asia 2005 - Beijing, China
Duration: Nov 30 2005Dec 3 2005

Publication series

NameProceedings - Eighth International Conference on High-Performance Computing in Asia-Pacific Region, HPC Asia 2005
Volume2005

Other

Other8th International Conference on High-Performance Computing in Asia-Pacific Region, HPC Asia 2005
Country/TerritoryChina
CityBeijing
Period11/30/0512/3/05

ASJC Scopus subject areas

  • General Engineering

Fingerprint

Dive into the research topics of 'Performance modelling and analysis of pipelined circuit switching in hypercubes with faults'. Together they form a unique fingerprint.

Cite this