C37. Updating multicore processor simulator to support dynamic design in fetch stage

H. G. Konsowa*, E. M. Saad, M. H.A. Awadalla

*المؤلف المقابل لهذا العمل

نتاج البحث: Conference contribution

ملخص

During the early design space exploration phase of the microprocessor design process, a variety of enhancements and design options are evaluated by analyzing the performance model of the microprocessor. Current multicore processor is based on complex designs, integrating different components on a single chip, such as hardware threads, processor cores, memory hierarchy or interconnection networks. The permanent need to enhance the performance of multicore motivates the development of dynamic design, using historical data of previous runs to predict new value of architecture parameter. Some basic notions multicore processors architectures are affected by the problem of long-latency instructions stalling the processor pipeline. In this paper, the simulation multicore tool, multi2sim is adapted to cope with multicore processor dynamic design by adding dynamic feature in the policy of thread selection in fetch stage.

اللغة الأصليةEnglish
عنوان منشور المضيفProceedings - 2012 29th National Radio Science Conference, NRSC 2012
الصفحات471-476
عدد الصفحات6
المعرِّفات الرقمية للأشياء
حالة النشرPublished - 2012
الحدث2012 29th National Radio Science Conference, NRSC 2012 - Cairo, Egypt
المدة: أبريل ١٠ ٢٠١٢أبريل ١٢ ٢٠١٢

سلسلة المنشورات

الاسمNational Radio Science Conference, NRSC, Proceedings

Other

Other2012 29th National Radio Science Conference, NRSC 2012
الدولة/الإقليمEgypt
المدينةCairo
المدة٤/١٠/١٢٤/١٢/١٢

ASJC Scopus subject areas

  • ???subjectarea.asjc.2500.2504???
  • ???subjectarea.asjc.3100.3104???
  • ???subjectarea.asjc.2200.2208???

بصمة

أدرس بدقة موضوعات البحث “C37. Updating multicore processor simulator to support dynamic design in fetch stage'. فهما يشكلان معًا بصمة فريدة.

قم بذكر هذا