An efficient hardware implementation of parallel EBCOT algorithm for JPEG 2000

Taoufik Saidani*, Mohamed Atri, Lazhar Khriji, Rached Tourki

*المؤلف المقابل لهذا العمل

نتاج البحث: المساهمة في مجلةArticleمراجعة النظراء

4 اقتباسات (Scopus)

ملخص

With the augmentation in multimedia technology, demand for high-speed real-time image compression systems has also increased. JPEG 2000 still image compression standard is developed to accommodate such application requirements. Embedded block coding with optimal truncation (EBCOT) is an essential and computationally very demanding part of the compression process of JPEG 2000 image compression standard. Various applications, such as satellite imagery, medical imaging, digital cinema, and others, require high speed and performance EBCOT architecture. In JPEG 2000 standard, the context formation block of EBCOT tier-1 contains high complexity computation and also becomes the bottleneck in this system. In this paper, we propose a fast and efficient VLSI hardware architecture design of context formation for EBCOT tier-1. A high-speed parallel bit-plane coding (BPC) hardware architecture for the EBCOT module in JPEG 2000 is proposed and implemented. Experimental results show that our design outperforms well-known techniques with respect to the processing time. It can reach 70 % reduction when compared to bit plane sequential processing.

اللغة الأصليةEnglish
الصفحات (من إلى)63-74
عدد الصفحات12
دوريةJournal of Real-Time Image Processing
مستوى الصوت11
رقم الإصدار1
المعرِّفات الرقمية للأشياء
حالة النشرPublished - يناير 1 2016

ASJC Scopus subject areas

  • ???subjectarea.asjc.1700.1710???

بصمة

أدرس بدقة موضوعات البحث “An efficient hardware implementation of parallel EBCOT algorithm for JPEG 2000'. فهما يشكلان معًا بصمة فريدة.

قم بذكر هذا